## A MedRadio-Band Low-Energy-Per-Bit 4-Mbps CMOS OOK Receiver for Implantable Medical Devices

Chia-Wei Chou, Li-Chen Liu, and Chung-Yu Wu, *Member, IEEE* Department of Electronic Engineering and Institute of Electronics Biomimetic Systems Research Center National Chiao Tung University Hsinchu, Taiwan EMAIL: lcliu.ee98g@nctu.edu.tw

*Abstract*—A 4-Mbps 400-MHz On-Off Keying (OOK) receiver implemented in 0.18-um CMOS technology for implantable epilepsy sense-and-stimulation devices is presented. The proposed receiver is composed of a new current-mode full-wave envelope detector and differential cascaded gain amplifiers which is operated at MedRadio band. The fabricated receiver has power consumption of 0.27 mW and energy consumption of 0.07 nJ per bit at 4-Mbps. The sensitivity of receiver is -45.67 dBm.

#### I. INTRODUCTION

In 2010, the Federal Communications Commission (FCC) introduced the MedRadio [1] Service band in the range of 401-406 MHz which is a wireless communication regulation for biomedical telemetry. In many implantable devices like neural prosthetic devices, implantable wireless transceivers are required to transmit neural signals and receive control signals from a transceiver outside the body so that the physiological signals can be checked and diagnosed by medical doctors and suitable control signals can be sent to the implanted devices for adjustment.

The design considerations of implantable wireless receivers are low power consumption and high energy efficiency. This enables long-time operation and thus frequently replacement of battery by surgery can be avoided. Moreover, too much heat which increases temperature and causes possible tissue hurt can be avoided, too. Another requirement is small chip size and no external component except antenna is used. Thus the implantable transceiver can be miniaturized to reduce the device size for easy and comfortable implant.

On-Off Keying (OOK) modulation is one of the favorable methods for implantable transceiver due to its simplicity. An OOK receiver adopts an envelope detection architecture, which eliminates the need of local oscillator (LO) and down-conversion mixer for low power consumption and small chip size.

In the design of OOK receiver, envelope detector is a key element. Conventional envelope detectors [3][4] generate a small amplitude of the enveloped signal at the output of RC low-pass filter. Therefore, a baseband amplifier following the output of envelope detector is required to amplify the amplitude of the enveloped signal. The amplifier can be implemented by using sequential gain architecture [3] or two-stage operational amplifier [4]. In another design of half-wave envelope detector [5] proposed by present authors, the received voltage signals from amplifiers are converted to current signals to charge the RC low-pass-filter and achieve the envelop detection.

In this paper, a CMOS wireless OOK receiver in 0.18-um technology for implantable epilepsy treatment devices is proposed. The receiver is designed in the FCC MedRadio Service band (401-406 MHz) which the maximum equivalent isotropically radiated power (EIRP) is limited to -16 dBm. In the proposed receiver, a new current-mode full-wave envelope detector (demodulator) composed of a full-wave current rectifier and a low-pass RC filter is used to increase the envelope detection efficiency and obtain a large output enveloped signal. Thus extra baseband amplifier is not required to reduce circuit complexity and power dissipation. Moreover, a differential cascaded gain amplifier is adopted. From the measurement results, the fabricated receiver has the lowest energy per bit at a higher data rate of 4 Mbps as compared with other receivers [2]-[6]. Note that the achieved data rate is higher than the regular bandwidth of 300 KHz. The proposed receiver chip has been integrated into a closed-loop epileptic seizure detection and stimulation SOC and animal test has been successfully performed.

#### II. RECEIVER ARCHITECTURE AND CIRCUIT

The architecture of the implantable transceiver is shown in Fig. 1. The differential cascaded gain amplifiers with constant current sources are designed in the OOK receiver to minimize the power consumption and chip size. The new full-wave envelope detector architecture is used to decrease the circuit complexity and power consumption.



Fig. 1. The architecture of the transceiver.

This work was supported in part by "Aim for the Top University Plan" of the National Chiao Tung University and Ministry of Education, Taiwan, and in part by National Science Council (NSC), R.O.C., under projects of NSC 101-2220-E-009-021 and NSC 101-2220-E-009-017.

#### A. Differential Cascaded Gain Amplifier

The schematic of the proposed differential cascaded gain amplifier is shown in Fig. 2. It is used to provide sufficient gain for the signal received from antenna. The amplifier is controlled by a constant current for lower power dissipation. Each amplifier is designed with smaller gain to increase the amplifier bandwidth. To trade-off the gain stages and power consumption, the 5-stage differential cascaded gain amplifiers is designed, which provide voltage gain of 77 dB and power consumption of 0.57 mW.

The simple amplifier  $A_1$  which is composed of a common source (CS) amplifier and a common gate (CG) amplifier is used to convert received single-ended signals from the antenna into differential signals. Then the differential signals are amplified by other 4-stage fully differential amplifiers  $A_2$ - $A_5$ .

In Figs. 2(b) and 2(c), the PMOS active loads  $(M_3-M_4, M_{15}-M_{16})$  with resistors  $(R_4-R_7)$  and the bypass capacitors  $(C_3-C_4)$  are employed to increase the gain in the high-frequency range. Furthermore, the DC offset problems should be noticed. The DC offset is mainly due to the unbalanced input from the preceding stages and the device mismatches in the amplifiers themselves. Therefore, the capacitor  $(C_5)$  is used to memorize and eliminate the offset of each amplifier so that it is not amplified by the next stage.

# MP OUT-MP OUT Differential cascaded gain amplifie (a) Single to differential amplifier (A1) Bias circuit 11 Т Ŧ M 11 (b) **Fully differential** amplifier (A2) (c)

#### B. Current-mode Full-wave Envelop Detector (Demodulator)

One of the key advantages of the proposed receiver architecture is that by employing a 403-MHz envelope detector right after the cascaded gain amplifier, no LO and down-conversion mixer are required to minimize the power consumption. The circuit of the proposed new current-mode full-wave envelope detector is shown in Fig. 3 where the output of the detector is connected to a Schmitt trigger and an output buffer. The received sinusoid voltage signals from AMP\_OUT+ and AMP\_OUT- are converted to a current signal to charge the RC low-pass-filter (LPF)  $R_{10}C_8$  and form a positive level waveform.

When the transmitted data is high, the differential sinusoidal voltage signals AMP\_OUT+ and AMP\_OUT+ from the differential cascaded gain amplifier are fed into the gate nodes of  $M_{22}$  and  $M_{23}$ , respectively. At the same time, the average dc voltage of sinusoidal voltage signal AMP\_OUT+ (AMP\_OUT-) is generated through  $R_8C_6$  ( $R_9C_7$ ) and applied to the gate node of  $M_{20}$  ( $M_{21}$ ). In the positive half cycle, the gate voltage (AMP\_OUT+) of  $M_4$  is larger than the gate voltage of  $M_2$ . Therefore, a small-signal drain current of  $I_1$  flowing from the drain terminal of  $M_{26}$  is produced. In the negative half cycle, the gate voltage of  $M_{21}$ , a similar current  $I_1$  is also produced. Thus the full-wave envelope detection is achieved.  $M_8$  and  $M_9$  form a current mirror to amplify  $I_1$  into  $I_2$  with the ratio of ten.



Fig. 2. (a) Schematic of the 5-stage cascaded gain amplifier, (b) circuit of the single to differential amplifier (A1) and bias circuits, and (c) circuit of the fully differential amplifier (A2).

Fig. 3. Circuits of the proposed current-mode full-wave envelope detector with its output connected to a Schmitt trigger and (b) an output buffer.

The amplified current I<sub>2</sub> is fed to the  $R_{10}C_8$  LPF to charge the capacitor  $C_8$  and generate the output voltage Vout. Vout is fed back to the gate node of M<sub>19</sub>. When Vout is high enough, the small-signal current I<sub>1</sub> is reduced to complete the envelope detection function. The NMOS device M<sub>19</sub> is used to ensure that the DC level of Vout can be controlled no matter how strong the signal strength is. The NMOS devices M<sub>30</sub>-M<sub>31</sub> are used as a latch. When the data is low, the current I<sub>3</sub> from the R<sub>10</sub>C<sub>8</sub> LPF discharges the capacitor C<sub>8</sub>. A Schmitt trigger is used as the comparator to extract the binary data from the output signal of current-mode full-wave envelope detector. Through the Schmitt trigger, the noise or disturbance voltage on Vout does not affect output data signals at RX OUT.

#### III. MEASUREMENT RESULTS

The proposed receiver is implemented in TSMC 0.18- $\mu$ m RF CMOS technology. The chip photograph is shown in Fig. 4. The die area is 0.57 mm<sup>2</sup> including ESD pads. A commercial 390~410 MHz antenna is used in the measurement. A 50- $\Omega$  microstrip is used to prevent reflections and mismatch losses between antenna and chip. The losses from the RF cables and adaptors are measured and compensated.



Fig. 4 Chip photomicrograph

The post-simulation waveforms of cascaded gain amplifier are shown in Fig. 5. The 5-stage cascaded gain amplifiers provide 77 dB of voltage gain at 403 MHz. In addition, the DC voltage gain of each amplifier is very small due to the effect of the capacitor ( $C_5$ ) in each fully differential amplifier.



Fig. 5 The post-simulation waveforms of the differential cascaded gain amplifier.

The measurement results of the fabricated receiver have a bit rate up to 4M bps with power consumption of 0.27 mW. The output channel power is -15.55 dBm. The phase noise is -99.53dBc/Hz.

When VDDTX is 1.8 V, the distance of antennas is 6 cm, and input power is -42 dBm, the sensitivity is -45.67 dBm at 4 Mbps of data rate. The sensitivity is measured by observing the minimum signal amplitude that the receiver can receive and resolve to correct digital data. The energy per bit of 0.07 nJ/bit is achieved for the fabricated receiver. The post-simulation input referred noise integrated from 240 MHz to 410 MHz is 20  $\mu$ V rms. Fig. 6 shows the measured time-domain signals of Data, RX-IN and RX\_OUT from the fabricated receiver. This verifies the correct function of the proposed receiver.

The measured performance of the fabricated receiver is summarized in Table I with comparisons to other receivers. The proposed receiver has the lowest energy per bit at a higher data rate of 4 Mbps as compared to other receivers.



Fig. 6 The measured time-domain signals of the fabricated receiver.

Table I Performance Comparison of receivers

|                              | [7]<br>2005<br>ASSCC | [3]<br>2007<br>JSSC     | [6]<br>2009<br>JSSC                        | [8]<br>2010<br>JSSC      | This work                        |
|------------------------------|----------------------|-------------------------|--------------------------------------------|--------------------------|----------------------------------|
| Туре                         | Receiver             | Receiver in transceiver | Receiver<br>in<br>Transcei<br>ver<br>(SRR) | Receiver                 | Receiver in transceiver          |
| Techno-<br>logy              | 0.18µm               | 0.18 µm                 | 90 nm                                      | 0.18 µm                  | 0.18 µm                          |
| VDD (V)                      | 0.5                  | 0.8/1.4                 | 0.7                                        | 1.3                      | 1.8                              |
| Frequen<br>cy Band           | 433<br>MHz           | 916.5<br>MHz            | MICS<br>(402-4<br>05<br>MHz)               | MICS<br>(402-405<br>MHz) | MedRadi<br>0<br>(401-406<br>MHz) |
| Modula-<br>tion              | OOK                  | OOK                     | MSK/<br>OOK                                | ASK                      | OOK                              |
| Sensitivi<br>ty (dBm)        | -50                  | -65~-37                 | -93                                        | -76                      | -45.67                           |
| Data<br>Rate<br>(bps)        | 2 M                  | 1 M                     | 120 k                                      | 312 k                    | 4 M                              |
| Average<br>Power<br>(W)      | 3.1 m                | 2.5~0.5 m               | 400 μ                                      | 910 µ                    | 0.27 m                           |
| Energy<br>per Bit<br>(J/bit) | 1.5 n                | 0.5 n                   | 3.3 n                                      | 2.9 n                    | 0.07 n                           |

#### IV. CONCLUSION

A wireless receiver in the MedRadio band ( $401 \sim 406$  MHz) is designed, fabricated, and measured in 0.18-µm CMOS technology. The architecture of the receiver is simple and suitable for low power and high data rate implantable devices. The fabricated receiver is designed at 1.8 V supply voltage. The measurement results show that the receiver has a sensitivity of -45 dBm at 4 Mbps with the average power consumption of 0.27 mW. The proposed receiver has a low energy per bit of 0.07 nJ/bit. The proposed receiver has been integrated into a closed-loop epileptic treatment SOC and its function has been successfully verified in the animal test.

### ACKNOWLEDGMENT

The authors would like to thank TSMC for technical shuttle support and chip fabrication, and thank Biomedical Electronics Translational Research Center (BETRC).

#### REFERENCES

- Medradio Band Plan Federal Commun. Comm., Part 95, FCC Rules and Regulations, Aug. 2010.
- [2] Yu-Tso Lin; Tao Wang; Shey-Shi Lu; Guo-Wei Huang; , "A 0.5 V 3.1 mW Fully Monolithic OOK Receiver for Wireless Local Area Sensor Network," Asian Solid-State Circuits Conference, 2005, vol., no., pp.373-376, 1-3 Nov. 2005.
- [3] Daly, D.C.; Chandrakasan, A.P.; , "An Energy-Efficient OOK Transceiver for Wireless Sensor Networks," IEEE J. Solid-State Circuits, vol.42, no.5, pp.1003-1011, May 2007.
- [4] Bohorquez, J.L.; Chandrakasan, A.P.; Dawson, J.L.; , "A 350 μW CMOS MSK Transmitter and 400 μW OOK Super-Regenerative Receiver for Medical Implant Communications," IEEE J. Solid-State Circuits, vol.44, no.4, pp.1248-1259, April 2009.
- [5] Li-Chen Liu, Ming-Han Ho and Chung-Yu Wu, "A MedRadio-Band Low-Energy-Per-Bit CMOS OOK Transceiver for Implantable Medical Devices", IEEE Biomedical circuits and system conference, 2011.
- [6] Pandey, J.; Jianlei Shi.; Otis, B. ; , "A 120 μW MICS/ISM-band FSK Receiver with a 44 μW Low-Power Mode Based on Injection-Locking and 9x Frequency Multiplication," in IEEE ISSCC Dig. Tech. Papers, Feb. 2011, pp.460-462, February 2011.
- [7] B. Razavi, Design of Analog CMOS Integrated Circuits. Boston, MA: McGraw-Hill, 2001.